#### The University of Texas at Arlington

# Lecture 3 PIC Assembly



CSE 3442/5442 Embedded Systems I

Based heavily on slides by Dr. Gergely Záruba and Dr. Roger Walker



### RISC: Reduced Instruction Set Computer

- 1. Fixed instruction size (2 and 4 bytes in PIC; ADD, GOTO)
- 2. Many registers (no need for large stack)
- 3. Small instruction set longer code
- 4. Small clock cycle/instruction
- 5. Usually Harvard architecture
- No microcoding; instructions are internally hardwired – can result in 50% reduction in the number of transistors
- 7. No cross operations between GFR registers



#### PIC uses <u>Harvard</u> Architecture





#### PIC18F452 Pin Diagram





# **Example - Powering Up PIC18F458**





# **Example - Powering Up PIC18F458**





# **Example - Powering Up PIC18F458**





#### **Programs in ROM**

- When PIC is powered up (VCC applied to Reset Pin – Chapter 8), the microcontroller begins executing instruction at location 00000h (Reset Vector).
- Use ORG statement for this instruction in your code (if programming in assembly).
  - C compiler takes care of creating assembly code having this.



### Recap





#### Recap

#### Register

 A place inside the PIC that can be written to, read from, or both (8-bit numbers)

TABLE 9-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Name    | Bit 7                         | Bit 6         | Bit 5   | Bit 4   | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on<br>All Other<br>RESETS |
|---------|-------------------------------|---------------|---------|---------|--------|--------|--------|--------|----------------------|---------------------------------|
| PORTB   | RB7                           | RB6           | RB5     | RB4     | RB3    | RB2    | RB1    | RB0    | xxxx xxxx            | uuuu uuuu                       |
| LATB    | LATB Data Output Register     |               |         |         |        |        |        |        | xxxx xxxx            | uuuu uuuu                       |
| TRISB   | PORTB Data Direction Register |               |         |         |        |        |        |        | 1111 1111            | 1111 1111                       |
| INTCON  | GIE/<br>GIEH                  | PEIE/<br>GIEL | TMR0IE  | INTOIE  | RBIE   | TMR0IF | INTOIF | RBIF   | x000 000x            | 0000 000u                       |
| INTCON2 | RBPU                          | INTEDG0       | INTEDG1 | INTEDG2 | _      | TMR0IP | _      | RBIP   | 1111 -1-1            | 1111 -1-1                       |
| INTCON3 | INT2IP                        | INT1IP        | _       | INT2IE  | INT1IE | _      | INT2IF | INT1IF | 11-0 0-00            | 11-0 0-00                       |

Legend: x = unknown, u = unchanged. Shaded cells are not used by PORTB.



### Dec, Hex, Bin

| Dec | Hex | Oct | Bin      | Dec | Hex | Oct | Bin      |   | Dec | Hex | Oct | Bin      |
|-----|-----|-----|----------|-----|-----|-----|----------|---|-----|-----|-----|----------|
| 0   | 0   | 000 | 00000000 | 16  | 10  | 020 | 00010000 |   | 32  | 20  | 040 | 00100000 |
| 1   | 1   | 001 | 0000001  | 17  | 11  | 021 | 00010001 |   | 33  | 21  | 041 | 00100001 |
| 2   | 2   | 002 | 00000010 | 18  | 12  | 022 | 00010010 |   | 34  | 22  | 042 | 00100010 |
| 3   | 3   | 003 | 00000011 | 19  | 13  | 023 | 00010011 |   | 35  | 23  | 043 | 00100011 |
| 4   | 4   | 004 | 00000100 | 20  | 14  | 024 | 00010100 |   | 36  | 24  | 044 | 00100100 |
| 5   | 5   | 005 | 00000101 | 21  | 15  | 025 | 00010101 |   | 37  | 25  | 045 | 00100101 |
| 6   | 6   | 006 | 00000110 | 22  | 16  | 026 | 00010110 |   | 38  | 26  | 046 | 00100110 |
| 7   | 7   | 007 | 00000111 | 23  | 17  | 027 | 00010111 |   | 39  | 27  | 047 | 00100111 |
| 8   | 8   | 010 | 00001000 | 24  | 18  | 030 | 00011000 | . | 40  | 28  | 050 | 00101000 |
| 9   | 9   | 011 | 00001001 | 25  | 19  | 031 | 00011001 |   | 41  | 29  | 051 | 00101001 |
| 10  | Α   | 012 | 00001010 | 26  | 1A  | 032 | 00011010 |   | 42  | 2A  | 052 | 00101010 |
| 11  | В   | 013 | 00001011 | 27  | 1B  | 033 | 00011011 |   | 43  | 2B  | 053 | 00101011 |
| 12  | С   | 014 | 00001100 | 28  | 1C  | 034 | 00011100 |   | 44  | 2C  | 054 | 00101100 |
| 13  | D   | 015 | 00001101 | 29  | 1D  | 035 | 00011101 |   | 45  | 2D  | 055 | 00101101 |
| 14  | Ε   | 016 | 00001110 | 30  | 1E  | 036 | 00011110 | . | 46  | 2E  | 056 | 00101110 |
| 15  | F   | 017 | 00001111 | 31  | 1F  | 037 | 00011111 |   | 47  | 2F  | 057 | 00101111 |



### Assembler/Compiler Data Formats

- Data Byte Representation
  - hex, decimal, binary, ASCII

| Format  | .ASM                          | .c         |
|---------|-------------------------------|------------|
| Decimal | D'127' or .127                | 127        |
| Hex     | 07F or H'07F' or 07FH or 0x7F | 0x7F       |
| Binary  | b'0111111'                    | 0b01111111 |



### Assembler/Compiler Directives

- Instructions (MOVLW, ADDLW, etc.) tell CPU what to do
- Directives give directions to the Assembler/Compiler
  - "pseudo-instructions"
- Assembler directives:
  - EQU (defining constants), (SET is similar but can be reset)
  - ORG (origin explicit address offset operand must be hex)
  - END (tells assembler that this is end of code)
  - LIST (indicates specific controller, e.g., LIST P=18F452)
  - #include (to include libraries associated)
  - \_config directives tell assembler what the configuration (stored at 300000H) bits of the target PIC should be
  - radix (e.g., radix dec will change to decimal notation; default is hex)



### **Configuration Registers**



| File    | Name     | Bit 7 | Bit 6 | Bit 5  | Bit 4 | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Default/<br>Unprogrammed<br>Value |
|---------|----------|-------|-------|--------|-------|--------|--------|--------|--------|-----------------------------------|
| 300001h | CONFIG1H | _     | _     | OSCSEN | _     | -      | FOSC2  | FOSC1  | FOSC0  | 1111                              |
| 300002h | CONFIG2L | _     | _     | 1      | -     | BORV1  | BORV0  | BOREN  | PWRTEN | 1111                              |
| 300003h | CONFIG2H | _     | _     | -      | _     | WDTPS2 | WDTPS1 | WDTPS0 | WDTEN  | 1111                              |
| 300005h | CONFIG3H | _     | _     | -      | _     | -      | _      | _      | CCP2MX | 1                                 |
| 300006h | CONFIG4L | DEBUG | _     | -      | _     | ı      | LVP    | -      | STVREN | 11-1                              |
| 300008h | CONFIG5L | _     | _     | 1      | -     | CP3    | CP2    | CP1    | CP0    | 1111                              |
| 300009h | CONFIG5H | CPD   | CPB   | -      | _     | -      | -      | _      | _      | 11                                |
| 30000Ah | CONFIG6L | _     | -     | ı      | ı     | WRT3   | WRT2   | WRT1   | WRT0   | 1111                              |
| 30000Bh | CONFIG6H | WRTD  | WRTB  | WRTC   | 1     | ı      | ı      | -      | -      | 111                               |
| 30000Ch | CONFIG7L | _     | _     | _      | _     | EBTR3  | EBTR2  | EBTR1  | EBTR0  | 1111                              |
| 30000Dh | CONFIG7H | _     | EBTRB | ı      | ı     | ı      | _      | ı      | ı      | -1                                |
| 3FFFFEh | DEVID1   | DEV2  | DEV1  | DEV0   | REV4  | REV3   | REV2   | REV1   | REV0   | (1)                               |
| 3FFFFFh | DEVID2   | DEV10 | DEV9  | DEV8   | DEV7  | DEV6   | DEV5   | DEV4   | DEV3   | 0000 0100                         |

Table 19-1 from Data Sheet



## **Assembly Language Structure**

[label] mnemonic [operand1, operand2] [;comment]



## **Assembly Language Structure**



- Label: Can now refer to a line of code by name
- Mnemonic (instruction): ADDLW, BNZ, etc.
- Operand(s): Literal, file register location, variable that is manipulated, used, or acted upon
- Comment: starts with; and is ignored by assembler



#### **Instruction Format**







### **Opcode**

TABLE 20-2: PIC18FXXX INSTRUCTION SET

| Mnemonic,<br>Operands |         | Description                 | 16-Bit Instruction Wo |      |       | ord  | Status | Natas           |            |
|-----------------------|---------|-----------------------------|-----------------------|------|-------|------|--------|-----------------|------------|
|                       |         | Description                 | Cycles                | MSb  |       |      | LSb    | Affected        | Notes      |
| BYTE-ORIE             | NTED F  | ILE REGISTER OPERATIONS     |                       |      |       |      |        |                 |            |
| ADDWF                 | f, d, a | Add WREG and f              | 1                     | 0010 | 01da0 | ffff | ffff   | C, DC, Z, OV, N | 1, 2       |
| ADDWFC                | f, d, a | Add WREG and Carry bit to f | 1                     | 0010 | 0da   | ffff | ffff   | C, DC, Z, OV, N | 1, 2       |
| ANDWF                 | f, d, a | AND WREG with f             | 1                     | 0001 | 01da  | ffff | ffff   | Z, N            | 1,2        |
| CLRF                  | f, a    | Clear f                     | 1                     | 0110 | 101a  | ffff | ffff   | Z               | 2          |
| COMF                  | f, d, a | Complement f                | 1                     | 0001 | 11da  | ffff | ffff   | Z, N            | 1, 2       |
| CPFSEQ                | f, a    | Compare f with WREG, skip = | 1 (2 or 3)            | 0110 | 001a  | ffff | ffff   | None            | 4          |
| CPFSGT                | f, a    | Compare f with WREG, skip > | 1 (2 or 3)            | 0110 | 010a  | ffff | ffff   | None            | 4          |
| CPFSLT                | f, a    | Compare f with WREG, skip < | 1 (2 or 3)            | 0110 | 000a  | ffff | ffff   | None            | 1, 2       |
| DECF                  | f, d, a | Decrement f                 | 1                     | 0000 | 01da  | ffff | ffff   | C, DC, Z, OV, N | 1, 2, 3, 4 |
| BN                    | n       | Branch if Negative          | 1 (2)                 | 1110 | 0110  | nnnn | nnnn   | None            |            |
| BNC                   | n       | Branch if Not Carry         | 1 (2)                 | 1110 | 0011  | nnnn | nnnn   | None            |            |
| BNN                   | n       | Branch if Not Negative      | 1 (2)                 | 1110 | 0111  | nnnn | nnnn   | None            |            |
| BNOV                  | n       | Branch if Not Overflow      | 1 (2)                 | 1110 | 0101  | nnnn | nnnn   | None            |            |
| BNZ                   | n       | Branch if Not Zero          | 2                     | 1110 | 0001  | nnnn | nnnn   | None            |            |
| BOV                   | n       | Branch if Overflow          | 1 (2)                 | 1110 | 0100  | nnnn | nnnn   | None            |            |
| BRA                   | n       | Branch Unconditionally      | 1 (2)                 | 1101 | 0nnn  | nnnn | nnnn   | None            |            |
| BZ                    | n       | Branch if Zero              | 1 (2)                 | 1110 | 0000  | nnnn | nnnn   | None            |            |
| CALL                  | n, s    | Call subroutine1st word     | 2                     | 1110 | 110s  | kkkk | kkkk   | None            |            |



### **Opcode**

TABLE 20-2: PIC18FXXX INSTRUCTION SET

| Mnemonic,<br>Operands |         | Description                 | Cycles     | 16-Bit Instruction Word |       |      |      | Status          | Notes      |
|-----------------------|---------|-----------------------------|------------|-------------------------|-------|------|------|-----------------|------------|
|                       |         | Description                 | Cycles     | MSb                     |       |      | LSb  | Affected        | Notes      |
| BYTE-ORIE             | NTED F  | ILE REGISTER OPERATIONS     |            |                         | <br>] |      |      |                 |            |
| ADDWF                 | f, d, a | Add WREG and f              | 1          | 0010                    | 01da0 | ffff | ffff | C, DC, Z, OV, N | 1, 2       |
| ADDWFC                | f, d, a | Add WREG and Carry bit to f | 1          | 0010                    | 0da   | ffff | ffff | C, DC, Z, OV, N | 1, 2       |
| ANDWF                 | f, d, a | AND WREG with f             | 1          | 0001                    | 01da  | ffff | ffff | Z, N            | 1,2        |
| CLRF                  | f, a    | Clear f                     | 1          | 0110                    | 101a  | ffff | ffff | Z               | 2          |
| COMF                  | f, d, a | Complement f                | 1          | 0001                    | 11da  | ffff | ffff | Z, N            | 1, 2       |
| CPFSEQ                | f, a    | Compare f with WREG, skip = | 1 (2 or 3) | 0110                    | 001a  | ffff | ffff | None            | 4          |
| CPFSGT                | f, a    | Compare f with WREG, skip > | 1 (2 or 3) | 0110                    | 010a  | ffff | ffff | None            | 4          |
| CPFSLT                | f, a    | Compare f with WREG, skip < | 1 (2 or 3) | 0110                    | 000a  | ffff | ffff | None            | 1, 2       |
| DECF                  | f, d, a | Decrement f                 | 1          | 0000                    | 01da  | ffff | ffff | C, DC, Z, OV, N | 1, 2, 3, 4 |
| BN                    | n       | Branch if Negative          | 1 (2)      | 1110                    | 0110  | nnnn | nnnn | None            |            |
| BNC                   | n       | Branch if Not Carry         | 1 (2)      | 1110                    | 0011  | nnnn | nnnn | None            |            |
| BNN                   | n       | Branch if Not Negative      | 1 (2)      | 1110                    | 0111  | nnnn | nnnn | None            |            |
| BNOV                  | n       | Branch if Not Overflow      | 1 (2)      | 1110                    | 0101  | nnnn | nnnn | None            |            |
| BNZ                   | n       | Branch if Not Zero          | 2          | 1110                    | 0001  | nnnn | nnnn | None            |            |
| BOV                   | n       | Branch if Overflow          | 1 (2)      | 1110                    | 0100  | nnnn | nnnn | None            |            |
| BRA                   | n       | Branch Unconditionally      | 1 (2)      | 1101                    | 0nnn  | nnnn | nnnn | None            |            |
| BZ                    | n       | Branch if Zero              | 1 (2)      | 1110                    | 0000  | nnnn | nnnn | None            |            |
| CALL                  | n, s    | Call subroutine1st word     | 2          | 1110                    | 110s  | kkkk | kkkk | None            |            |



### Assembly Programming sample

SUM EQU 0F7H

ORG 0H

HERE MOVLW 0

MOVWF SUM

MOVLW 25H ;25H → WREG

**ADDLW 0x34** ;+ 34H **ADDLW 11H** ;+ 11H **ADDLW 0C1H** ;+ C1H **ADDLW 25** ;+25H

**ADDLW D'18'** ;+ 18 decimal **ADDLW B'00000110**';+6 dec

MOVWF SUM

MOVLW SUM GOTO HERE

**END** 



### **Assembly Assembled an Linked**





# Figure 1-2. Simplified View of a PIC Microcontroller





### **PIC18 Program Counter**



21-bit → 000000 to 1FFFFF addresses

Figure 2-9.



## PIC18 On-Chip Program ROM Address Range





### **PIC18 Program ROM Space**





### Assembly Programming sample

```
SUM
          EQU
                  0F7H
0x00
          ORG
                  0H
0x00 HERE
          MOVLW 0
0x02
          MOVWF SUM
0x04
          MOVLW 25H
                         :25H → WREG
0x06
          ADDLW 0x34
                        ;+ 34H
          ADDLW 11H
0x08
                        ;+ 11H
0x0A
          ADDLW 0C1H
                        ;+ C1H
0x0C
          ADDLW 25
                        ;+25H
          ADDLW D'18' ;+ 18 decimal
          ADDLW B'00000110';+6 dec
          MOVWF SUM
          MOVLW SUM
          GOTO
                  HERE
```

**END** 



### **PIC18 Program ROM Width**





#### **ROM Contents**

| 0x00 | MOVLV | <b>N</b> 25H |
|------|-------|--------------|
|------|-------|--------------|

0x02 **ADDLW 34H** 

0x04 **ADDLW** 11H

0x06

80x0

. . .





#### **ROM Contents**

0x00 **MOVLW 25H** 

0x02 **ADDLW** 34H

0x04 **ADDLW** 11H

0x06

80x0

. . .







#### **ROM Contents**

#### **MOVLW** instruction formation

The MOVLW is a 2-byte (16-bit) instruction. Of the 16 bits, the first 8 bits are set aside for the opcode and the other 8 bits are used for the literal value of 00 to FFH. This is shown below.

$$0000 | 1110 | kkkk | kkkk$$

$$0 \le k \le FF$$

#### **ADDLW** instruction formation

The ADDLW is a 2-byte (16-bit) instruction. Of the 16 bits, the first 8 bits are set aside for the opcode and the other 8 bits are used for the literal value of 00 to FFH. This is shown below.



#### **GOTO** and the PC

GOTO, 4 byte instruction:



 $0 \le k \le FFFFF$ 



little endian!





## Assembly Programming sample

```
SUM
          EQU
                  0F7H
0x00
          ORG
                  0H
0x00 HERE
          MOVLW 0
0x02
          MOVWF SUM
0x04
          MOVLW 25H
                         :25H → WREG
0x06
          ADDLW 0x34
                        ;+ 34H
          ADDLW 11H
0x08
                        ;+ 11H
0x0A
          ADDLW 0C1H
                        ;+ C1H
0x0C
          ADDLW 25
                        ;+25H
          ADDLW D'18'
                        ;+ 18 decimal
          ADDLW B'00000110';+6 dec
          MOVWF SUM
          MOVLW SUM
          GOTO
                 HERE
                         ;GOTO 0x00
```

END

32



#### **Note**

- Chapter 2 for more details of Assembly and Architecture
- Start reading Chapter 3
  - Branching